

# 2A SINK/SOURCE BUS TERMINATION REGULATOR

## **FEATURES**

- Ideal for DDR-I, DDR-II and DDR-III V<sub>TT</sub> Applications
- Sink and Source up to 2Amp
- **Integrated Power MOSFETs**
- Generates Termination Voltage for SSTL\_2, SSTL\_18, HSTL, SCSI-2 and SCSI-3 Interfaces.
- High Accuracy Output Voltage at Full-Load
- Output Adjustment by Two External Resistors
- Built-in Soft-start Function
- Shutdown for Suspend to RAM (STR) Functionality with High-Impedance Output
- **■** Current Limiting Protection
- On-Chip Thermal Protection
- Available in DFN 3x3-8L Packages
- V<sub>IN</sub> and V<sub>CNTL</sub> Under Voltage Protection
- RoHS Compliant and 100% Lead (Pb)-Free

### **APPLICATION**

- Desktop PCs, Notebooks, and Workstations
- **■** Graphics Card Memory Termination
- Set Top Boxes, Digital TVs, Printers
- **■** Embedded Systems
- Active Termination Buses
- DDR-I, DDR-II and DDR-III Memory Systems

## **DESCRIPTIOON**

The AP1280AGN3 is a simple, cost-effective and high-speed linear regulator designed to generate termination voltage in double data rate (DDR) memory system to comply with the JEDEC SSTL\_2 and SSTL\_18 or other specific interfaces such as HSTL, SCSI-2 and SCSI-3 etc. devices requirements. The regulator is capable of actively sinking or sourcing up to 2A while regulating an output voltage to within 40mV. The output termination voltage cab be tightly regulated to track  $1/2V_{\rm DDQ}$  by two external voltage divider resistors or the desired output voltage can be pro-grammed by externally forcing the REFEN pin voltage.

The AP1280AGN3 also incorporates a high-speed differential amplifier to provide ultra-fast response in line/load transient. Other features include extremely low initial offset voltage, excellent load regulation, current limiting in bi-directions and on-chip thermal shut-down protection.Built-in softstart function avoids a misoperation by inrush current.

The AP1280AGN3 are available in the DFN 3x3-8L surface mount packages.

# TYPICAL APPLICATION



# ABSOLUTE MAXIMUM RATINGS<sup>(Note1)</sup>

Lead Temperature (Soldering, 10sec.) ----- 260°C
Thermal Resistance from Junction to Case (Rth<sub>ic</sub>) 40°C/W

Note1: Exceeding the absolute maximum rating may damage the device.

# OPERATING RATING(Note2)

Note2: The device is not guaranteed to function outside its operating conditions.

## ORDERING / PACKAGE INFORMATION





# **ELECTRICAL SPECIFICATIONS**

(V<sub>IN</sub>=1.8V/1.5V, V<sub>CNTL</sub>=5V, V<sub>REFEN</sub>=0.9V/0.75V, C<sub>OUT</sub>=10uF(Ceramic), T<sub>A</sub> =25°C, unless otherwise specified)

| Parameter                                | SYM               | TEST CONDITION                    | MIN | TYP  | MAX | UNITS |
|------------------------------------------|-------------------|-----------------------------------|-----|------|-----|-------|
| Input                                    | •                 | •                                 | •   |      | -   |       |
| VCNTL Operation Current                  | I <sub>CNTL</sub> | I <sub>OUT</sub> = 0A             | -   | 1    | 2.5 | mA    |
| Standby Current                          | I <sub>STBY</sub> | V <sub>REFEN=</sub> 0V (Shutdown) | -   | 2    | 5   | uA    |
| VIN Shutdown Current                     | I <sub>VIN</sub>  | V <sub>REFEN=</sub> 0V (Shutdown) | -   | -    | 5   | uA    |
| UVP Function                             |                   |                                   |     |      |     |       |
| VCNTL UVP Rising Threshold               | $V_{COP}$         | V <sub>CNTL</sub> Rising          | 2.4 | 2.55 | 2.7 | V     |
| VCNTL UVP Hysteresis                     | V <sub>CHYS</sub> |                                   | -   | 0.35 | -   | V     |
| VIN UVP Rising Threshold                 | $V_{IOP}$         | V <sub>IOP</sub> Rising           | 0.8 | 0.95 | 1.1 | V     |
| VIN UVP Hysteresis                       | $V_{IHYS}$        |                                   | -   | 0.15 | -   | V     |
| Output (DDR / DDRII / DDRIII)            |                   |                                   |     |      |     |       |
| Output Offset Voltage <sup>(Note3)</sup> | $\Delta V_{OS}$   | I <sub>OUT</sub> = 10mA           | -13 | -    | 13  | mV    |
|                                          |                   | I <sub>OUT</sub> = -10mA          | -13 | -    | 13  |       |
| Load Regulation <sup>(Note4)</sup>       | $\Delta V_{Load}$ | I <sub>OUT</sub> = 10mA ~ 2A      | -13 | -    | 13  |       |
|                                          |                   | I <sub>OUT</sub> = -10mA ~ -2A    | -13 | -    | 13  |       |



# Electronics Corp. ELECTRICAL SPECIFICATIONS (CONTINUED)

| Parameter                    | SYM              | TEST CONDITION             | MIN  | TYP | MAX | UNITS |
|------------------------------|------------------|----------------------------|------|-----|-----|-------|
| Protection                   |                  |                            |      |     |     |       |
| Current Limit                | I <sub>LIM</sub> |                            | 2.2  | -   | -   | Α     |
| Thermal Shutdown Temperature | $T_{SD}$         | $3.3V \le V_{CNTL} \le 5V$ | -    | 150 | -   | °C    |
| Thermal Shutdown Hysteresis  | $\Delta T_{SD}$  | $3.3V \le V_{CNTL} \le 5V$ | -    | 20  | -   |       |
| ENABLE and Soft-Start        |                  |                            |      |     |     |       |
| REFEN Threshold              | $V_{EN}$         |                            | 0.15 | -   | 0.4 | V     |
| Soft-Start Interval          | T <sub>SS</sub>  | ΔV <sub>OUT</sub> =1V      | -    | 0.8 | -   | ms    |

Note3.  $V_{OS}$  offset is the voltage measurement defined as  $V_{OUT}$  subtracted from  $V_{REFEN}$ .

Note4. Regulation is measured at constant junction temperature by using a 1ms(on) / 9ms(off) current pulse. Devices are tested for load regulation in the load range from 10mA to 2A for source and -10mA to -2A for sink capability.

# **PIN DESCRIPTIONS**

| PIN SYMBOL | PIN DESCRIPTION                         |  |
|------------|-----------------------------------------|--|
| VIN        | Power Input Voltage.                    |  |
| GND        | Ground Pin                              |  |
| VOUT       | Output Voltage                          |  |
| VCNTL      | Gate Drive Voltage                      |  |
| REFEN      | Reference Voltage Input and Chip Enable |  |

# **BLOCK DIAGRAM**



### APPLICATION INFORMATION

## **Input Capacitor and Layout Consideration**

Place the input bypass capacitor as close as possible to the AP1280AGN3. A low ESR capacitor larger than 470uF is recommended for the input capacitor. Use short and wide traces to minimize parasitic resistance and inductance.

Inappropriate layout may result in large parasitic inductance and cause undesired oscillation between AP1280AGN3 and the preceding powe converter.

### Consideration while designs the resistance of voltage divider

Make sure the sinking current capability of pull-down NMOS if the lower resistance was chosen so that the voltage on  $V_{REFEN}$  is below 0.15V. In addition, the capacitor and voltage divider form the lowpass filter. There are two reasons doing this design; one is for output voltage soft-start while another is for noise immunity.



#### **Thermal Consideration**

AP1280AGN3 regulators have internal thermal limiting circuitry designed to protect the device during overload conditions. For continued operation, do not exceed maximum operation junction temperature 125°C. The power dissipation definition in device is:

$$P_D = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{Q}$$

The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / Rth_{ja}$$

Where  $T_{J(MAX)}$  is the maximum operation junction temperature 125°C,  $T_A$  is the ambient temperature and the Rth<sub>ja</sub> is the junction to ambient thermal resistance. The junction to ambient thermal resistance (Rth<sub>ja</sub> is layout dependent) for DFN 3x3-8L is 150°C/W on standard JEDEC 51-7 (4 layers, 2S2P) thermal test board. The maximum power dissipation at  $T_A = 25$ °C can be calculated by following formula:

$$P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / 150^{\circ}C/W = 0.66W$$

The thermal resistance  $Rth_{ja}$  of DFN 3x3-8L is determined by the package design and the PCB design. However, the package design has been decided. If possible, it's useful to increase thermal performance by the PCB design. The thermal resistance can be decreased by adding copper under the expose pad of DFN 3x3-8L package. We have to consider the copper couldn't stretch infinitely and avoid the tin overflow.

# MARKING INFORMATION

**DFN 3x3-8L** 

